2024-03-28T22:08:51Zhttps://eprints.lib.hokudai.ac.jp/dspace-oai/requestoai:eprints.lib.hokudai.ac.jp:2115/397952022-11-17T02:08:08Zhdl_2115_39595hdl_2115_39594hdl_2115_33096Evaluation of Sub-threshold Digital Circuits for Wireless Communication SystemsZainal, Mohd ShamianYoshizawa, ShingoMiyanaga, Yoshikazu548Digital circuit designs in sub-threshold region have been studied in recent years. Their works rely on special purpose CMOS cell library with various voltage conditions for the purpose of adjusting circuit delays. This paper proposed modeling analysis for each typical CMOS logic cell to operate at sub-threshold region. Critical-path delays and power dissipation will be analyzed in strong and weak inversion by considering scale factors from typical to sub-threshold voltage conditions. We evaluated wireless circuits in orthogonal frequency division multiplexing (OFDM) communication receiver. The simulation results clearly show that low voltage is not a barrier for large-scale digital circuits.Asia-Pacific Signal and Information Processing Association, 2009 Annual Summit and Conference, International Organizing CommitteeConference Paperapplication/pdfhttp://hdl.handle.net/2115/39795https://eprints.lib.hokudai.ac.jp/dspace/bitstream/2115/39795/1/TP-P3-9.pdfProceedings : APSIPA ASC 2009 : Asia-Pacific Signal and Information Processing Association, 2009 Annual Summit and Conference7127152009-10-04engpublisher